Invention Grant
- Patent Title: Methods for reducing dual damascene distortion
-
Application No.: US17815381Application Date: 2022-07-27
-
Publication No.: US12148696B2Publication Date: 2024-11-19
- Inventor: Chao-Chun Wang , Chung-Chi Ko , Po-Cheng Shih
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Slater Matsil, LLP
- Main IPC: H01L23/528
- IPC: H01L23/528 ; H01L21/768 ; H01L23/522 ; H01L23/532

Abstract:
An integrated circuit structure includes a first low-k dielectric layer having a first k value, and a second low-k dielectric layer having a second k value lower than the first k value. The second low-k dielectric layer is overlying the first low-k dielectric layer. A dual damascene structure includes a via with a portion in the first low-k dielectric layer, and a metal line over and joined to the via. The metal line includes a portion in the second low-k dielectric layer.
Public/Granted literature
- US20220367355A1 Methods for Reducing Dual Damascene Distortion Public/Granted day:2022-11-17
Information query
IPC分类: