Invention Grant
- Patent Title: Semiconductor devices and methods of manufacture
-
Application No.: US17379265Application Date: 2021-07-19
-
Publication No.: US12154957B2Publication Date: 2024-11-26
- Inventor: Kuo-Chiang Tsai , Jyh-Huei Chen
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Slater Matsil, LLP
- Main IPC: H01L29/417
- IPC: H01L29/417 ; H01L21/3213 ; H01L21/8234 ; H01L21/8238 ; H01L21/84 ; H01L27/088 ; H01L29/40 ; H01L29/66 ; H01L29/78

Abstract:
FinFET devices with source/drain contacts with reduced resistance/capacitance power loss and with an enhanced processing window between the source/drain contacts and a gate via and methods of manufacture are described herein. A metal riser may be formed in a first recess of a source/drain contact of a first material. The metal riser and a contact via may be formed from a second material and the contact via may be formed over the metal riser to provide a hybrid source/drain contact of a finFET with a wide surface contact area at an interface between the source/drain contact and the metal riser. A dielectric fill material and/or a conformal contact etch stop layer may be used to form an isolation region in a second recess of the source/drain contact to extend a processing window disposed between the isolation region and a gate contact of the finFET.
Public/Granted literature
- US12107133B2 Semiconductor devices and methods of manufacture Public/Granted day:2024-10-01
Information query
IPC分类: