发明申请
- 专利标题: Self-aligned inner gate recess channel transistor and method of forming the same
- 专利标题(中): 自对准内门凹槽通道晶体管及其形成方法
-
申请号: US10730996申请日: 2003-12-10
-
公开(公告)号: US20050020086A1公开(公告)日: 2005-01-27
- 发明人: Ji-Young Kim , Chang-Hyun Cho , Soo-Ho Shin , Tae-Young Chung
- 申请人: Ji-Young Kim , Chang-Hyun Cho , Soo-Ho Shin , Tae-Young Chung
- 优先权: KR2003-0050459 20030723
- 主分类号: H01L21/28
- IPC分类号: H01L21/28 ; H01L21/336 ; H01L29/423 ; H01L29/49 ; H01L29/78 ; H01L21/311
摘要:
A self-aligned inner gate recess channel in a semiconductor substrate includes a recess trench formed in an active region of the substrate, a gate dielectric layer formed on a bottom portion of the recess trench, recess inner sidewall spacers formed on sidewalls of the recess trench, a gate formed in the recess trench so that an upper portion of the gate protrudes above an upper surface of the substrate, wherein a thickness of the recess inner sidewall spacers causes a center portion of the gate to have a smaller width than the protruding upper portion and a lower portion of the gate, a gate mask formed on the gate layer, gate sidewall spacers formed on the protruding upper portion of gate and the gate mask, and a source/drain region formed in the active region of the substrate adjacent the gate sidewall spacers.
公开/授权文献
信息查询
IPC分类: