发明申请
US20050110096A1 CMOS TRANSISTOR WITH A POLYSILICON GATE ELECTRODE HAVING VARYING GRAIN SIZE
有权
具有具有变化的粒度的多晶硅栅极的CMOS晶体管
- 专利标题: CMOS TRANSISTOR WITH A POLYSILICON GATE ELECTRODE HAVING VARYING GRAIN SIZE
- 专利标题(中): 具有具有变化的粒度的多晶硅栅极的CMOS晶体管
-
申请号: US10904565申请日: 2004-11-16
-
公开(公告)号: US20050110096A1公开(公告)日: 2005-05-26
- 发明人: Arne Ballantine , Kevin Chan , Jeffrey Gilbert , Kevin Houlihan , Glen Miles , James Quinlivan , Samuel Ramac , Michael Rice , Beth Ward
- 申请人: Arne Ballantine , Kevin Chan , Jeffrey Gilbert , Kevin Houlihan , Glen Miles , James Quinlivan , Samuel Ramac , Michael Rice , Beth Ward
- 申请人地址: US NY Armonk
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY Armonk
- 主分类号: H01L21/28
- IPC分类号: H01L21/28 ; H01L21/336 ; H01L29/49 ; H01L29/76 ; H01L21/3205 ; H01L21/4763 ; H01L29/94 ; H01L31/062 ; H01L31/113 ; H01L31/119
摘要:
Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting CMOS transistor may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size may be directed to maximize dopant activation in the polysilicon near the gate dielectric and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. A region of polycrystalline silicon may have a varying grain size as a function of a distance measured from a surface of the dielectric film.
公开/授权文献
信息查询
IPC分类: