发明申请
- 专利标题: Semiconductor device and manufacturing method for semiconductor device to reduce the lithography masks
- 专利标题(中): 用于半导体器件的半导体器件和制造方法来减少光刻掩模
-
申请号: US11189078申请日: 2005-07-26
-
公开(公告)号: US20060035435A1公开(公告)日: 2006-02-16
- 发明人: Kan Yasui , Digh Hisamoto , Tetsuya Ishimaru
- 申请人: Kan Yasui , Digh Hisamoto , Tetsuya Ishimaru
- 专利权人: Renesas Technology, Corp.
- 当前专利权人: Renesas Technology, Corp.
- 优先权: JP2004-234335 20040811
- 主分类号: H01L21/336
- IPC分类号: H01L21/336
摘要:
Semiconductor device and manufacturing method for reducing the number of required lithography masks added to the nonvolatile memory in the standard CMOS process to shorten the production period and reduce costs. In a split-gate memory cell with silicided gate electrodes utilizing a sidewall structure, a separate auxiliary pattern is formed adjoining the selected gate electrodes. A contact is set on a wiring layer self-aligned by filling side-wall gates of polysilicon in the gap between the electrodes and auxiliary pattern. The contact may overlap onto the auxiliary pattern and device isolation region, in an optimal design considering the size of the occupied surface area. If the distance to the selected gate electrode is x, the ONO film deposit thickness is t, and the polysilicon film deposit thickness is d, then the auxiliary pattern may be separated just by a distance x such that x
公开/授权文献
信息查询
IPC分类: