发明申请
- 专利标题: Semiconductor memory
- 专利标题(中): 半导体存储器
-
申请号: US11125274申请日: 2005-05-10
-
公开(公告)号: US20060077702A1公开(公告)日: 2006-04-13
- 发明人: Kikuko Sugimae , Satoshi Tanaka , Koji Hashimoto , Masayuki Ichige
- 申请人: Kikuko Sugimae , Satoshi Tanaka , Koji Hashimoto , Masayuki Ichige
- 申请人地址: JP Tokyo
- 专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人地址: JP Tokyo
- 优先权: JP2004-295268 20041007
- 主分类号: G11C5/06
- IPC分类号: G11C5/06
摘要:
Borderless contacts for word lines or via contacts for bit lines are formed using interconnect patterns, a part of which is removed. A semiconductor memory includes: a plurality of active regions AAi, AAi+1, . . . , AAn, which extend on a memory cell array along the column length; a plurality of word line patterns WL1, WL2, . . . , extend along the row length and are non-uniformly arranged; a plurality of select gate line patterns SG1, SG2, . . . , are arranged parallel to the plurality of word line patterns; borderless contacts are formed near the ends of the word line patterns on the memory cell array, and are in contact with part of an interconnect extended from the end of the memory cell array, but are not in contact with interconnects adjacent to that interconnect; and bit line contacts are formed within contact forming regions provided by removing part of the plurality of word line patterns and select gate line patterns through double exposure.
公开/授权文献
- US07528452B2 Semiconductor memory 公开/授权日:2009-05-05
信息查询