发明申请
- 专利标题: Microcomputer
- 专利标题(中): 微电脑
-
申请号: US11354622申请日: 2006-02-14
-
公开(公告)号: US20060224859A1公开(公告)日: 2006-10-05
- 发明人: Hiroshi Ohsuga , Atsushi Kiuchi , Hironobu Hasegawa , Toru Baji , Koki Noguchi , Yasushi Akao , Shiro Baba
- 申请人: Hiroshi Ohsuga , Atsushi Kiuchi , Hironobu Hasegawa , Toru Baji , Koki Noguchi , Yasushi Akao , Shiro Baba
- 优先权: JP7-347441 19951214; JP7-132906 19950502
- 主分类号: G06F9/30
- IPC分类号: G06F9/30
摘要:
A built-in memory is divided into the following two types: first memories 5 and 7 and second memories 4 and 6, and made accessible in parallel by third buses XAB and XDB and second buses YAB and YDB respectively. Thereby, a CPU core 2 can simultaneously transfer two data values from the built-in memory to a DSP engine 3. Moreover, the third buses XAB and XDB and the second buses YAB and YDB are also separate from first buses IAB and IDB to be externally interfaced and the CPU core 2 can access an external memory in parallel with the access to the second memories 4 and 6 and the first memories 5 and 7.
公开/授权文献
- US07363466B2 Microcomputer 公开/授权日:2008-04-22
信息查询