发明申请
- 专利标题: Low-Power Clock Generation and Distribution Circuitry
- 专利标题(中): 低功耗时钟发生和配电电路
-
申请号: US12525181申请日: 2008-02-12
-
公开(公告)号: US20100085100A1公开(公告)日: 2010-04-08
- 发明人: John W. Poulton , Robert E. Palmer , Andrew M. Fuller
- 申请人: John W. Poulton , Robert E. Palmer , Andrew M. Fuller
- 申请人地址: US CA Los Altos
- 专利权人: RAMBUS INC.
- 当前专利权人: RAMBUS INC.
- 当前专利权人地址: US CA Los Altos
- 国际申请: PCT/US2008/001869 WO 20080212
- 主分类号: H03K3/00
- IPC分类号: H03K3/00 ; H03L5/00
摘要:
A communication IC includes a power-efficient clock-distribution system. A control loop monitors and adjusts the peak and trough voltages of a clock signal. The clock signal can be adaptively adjusted to center the peak and trough voltages about the switching threshold voltage of a clock buffer. The voltage swing of the clock signal can thus be made small and, as a consequence, power efficient. The control loop can monitor and control more than one clock signal.
公开/授权文献
- US08310294B2 Low-power clock generation and distribution circuitry 公开/授权日:2012-11-13
信息查询