发明申请
- 专利标题: OPTIMIZING INTEGRATED CIRCUIT DESIGN THROUGH USE OF SEQUENTIAL TIMING INFORMATION
- 专利标题(中): 通过使用顺序时序信息优化集成电路设计
-
申请号: US12624395申请日: 2009-11-23
-
公开(公告)号: US20100115477A1公开(公告)日: 2010-05-06
- 发明人: Christoph ALBRECHT , Philip CHONG , Andreas KUEHLMANN , Ellen Sentovich , Roberto Passerone
- 申请人: Christoph ALBRECHT , Philip CHONG , Andreas KUEHLMANN , Ellen Sentovich , Roberto Passerone
- 申请人地址: US CA San Jose
- 专利权人: CADENCE DESIGN SYSTEMS, INC.
- 当前专利权人: CADENCE DESIGN SYSTEMS, INC.
- 当前专利权人地址: US CA San Jose
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A method is provided that includes: determining a minimum clock cycle that can be used to propagate a signal about the critical cycle in a circuit design; wherein the critical cycle is a cycle in the design that has a highest proportionality of delay to number of registers; determining for a circuit element in the circuit design, sequential slack associated with the circuit element; wherein the sequential slack represents a minimum delay from among respective maximum delays that can be added to respective structural cycles of which the circuit element is a constituent, based upon the determined limit upon clock cycle duration; using the sequential slack to ascertain sequential optimization based design flexibility throughout multiple stages of a design flow.
公开/授权文献
信息查询