发明申请
- 专利标题: Differential Plate Line Screen Test for Ferroelectric Latch Circuits
- 专利标题(中): 铁电锁存电路的差分板线屏蔽测试
-
申请号: US12781601申请日: 2010-05-17
-
公开(公告)号: US20100296329A1公开(公告)日: 2010-11-25
- 发明人: Scott R. Summerfelt , John Anthony Rodriguez , Hugh P. McAdams , Steven Craig Bartling
- 申请人: Scott R. Summerfelt , John Anthony Rodriguez , Hugh P. McAdams , Steven Craig Bartling
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 主分类号: G11C11/22
- IPC分类号: G11C11/22 ; G11C11/24 ; G11C29/00
摘要:
Non-volatile latch circuits, such as in memory cells and flip-flops, that are constructed for reliability screening. The non-volatile latch circuits each include ferroelectric capacitors coupled to storage nodes, for example at the outputs of cross-coupled inverters. Separate plate lines are connected to the ferroelectric capacitors of the complementary storage nodes. A time-zero test of the latch stability margin is performed by setting a logic state at the storage nodes, then programming the state into the ferroelectric capacitors by polarization. After power-down, the plate lines are biased with a differential voltage relative to one another, and the latch is then powered up to attempt recall of the programmed state. The differential voltage disturbs the recall, and provides a measure of the cell margin and its later-life reliability.
公开/授权文献
信息查询