发明申请
US20140091308A1 SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION
有权
自对准结构和非对称GAN晶体管和增强模式运行的方法
- 专利标题: SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION
- 专利标题(中): 自对准结构和非对称GAN晶体管和增强模式运行的方法
-
申请号: US13631534申请日: 2012-09-28
-
公开(公告)号: US20140091308A1公开(公告)日: 2014-04-03
- 发明人: Sansaptak DASGUPTA , Han Wui THEN , Marko RADOSAVLJEVIC , Niloy MUKHERJEE , Niti GOEL , Sanaz KABEHIE , Seung Hoon SUNG , Ravi PILLARISETTY , Robert S. CHAU
- 申请人: Sansaptak DASGUPTA , Han Wui THEN , Marko RADOSAVLJEVIC , Niloy MUKHERJEE , Niti GOEL , Sanaz KABEHIE , Seung Hoon SUNG , Ravi PILLARISETTY , Robert S. CHAU
- 主分类号: H01L29/778
- IPC分类号: H01L29/778 ; H01L21/335
摘要:
Embodiments include high electron mobility transistors (HEMT). In embodiments, a gate electrode is spaced apart by different distances from a source and drain semiconductor region to provide high breakdown voltage and low on-state resistance. In embodiments, self-alignment techniques are applied to form a dielectric liner in trenches and over an intervening mandrel to independently define a gate length, gate-source length, and gate-drain length with a single masking operation. In embodiments, III-N HEMTs include fluorine doped semiconductor barrier layers for threshold voltage tuning and/or enhancement mode operation.
公开/授权文献
信息查询
IPC分类: