Invention Application
US20150318375A1 SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION
有权
自对准结构和非对称GAN晶体管和增强模式运行的方法
- Patent Title: SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION
- Patent Title (中): 自对准结构和非对称GAN晶体管和增强模式运行的方法
-
Application No.: US14752365Application Date: 2015-06-26
-
Publication No.: US20150318375A1Publication Date: 2015-11-05
- Inventor: Sansaptak Dasgupta , Han Wui THEN , Marko RADOSAVLJEVIC , Niloy MUKHERJEE , Niti GOEL , Sanaz Kabehie GARDNER , Seung Hoon SUNG , Ravi PILLARISETTY , Robert S. CHAU
- Applicant: Intel Corporation
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L29/205 ; H01L21/223 ; H01L21/02 ; H01L29/08 ; H01L21/265 ; H01L29/20 ; H01L21/311

Abstract:
Embodiments include high electron mobility transistors (HEMT). In embodiments, a gate electrode is spaced apart by different distances from a source and drain semiconductor region to provide high breakdown voltage and low on-state resistance. In embodiments, self-alignment techniques are applied to form a dielectric liner in trenches and over an intervening mandrel to independently define a gate length, gate-source length, and gate-drain length with a single masking operation. In embodiments, III-N HEMTs include fluorine doped semiconductor barrier layers for threshold voltage tuning and/or enhancement mode operation.
Public/Granted literature
- US09590069B2 Self-aligned structures and methods for asymmetric GaN transistors and enhancement mode operation Public/Granted day:2017-03-07
Information query
IPC分类: