发明申请
- 专利标题: HYBRID CLOCK AND DATA RECOVERY CIRCUIT AND SYSTEM INCLUDING THE SAME
- 专利标题(中): 混合时钟和数据恢复电路及其系统
-
申请号: US14489986申请日: 2014-09-18
-
公开(公告)号: US20160013927A1公开(公告)日: 2016-01-14
- 发明人: June-Hee LEE , Jongshin SHIN , Youngkyun JEONG , Dongchul CHOI
- 申请人: Samsung Electronics Co., Ltd.
- 优先权: KR10-2014-0088462 20140714
- 主分类号: H04L7/033
- IPC分类号: H04L7/033 ; H04L27/22
摘要:
A clock data recovery circuit includes a sampler to sample incoming data bits, a phase detector to generate an edge position signal and a polarity signal based on the sampled incoming data, a finite state machine to save a current edge position state, a polarity decision unit to generate a polarity inversion signal to invert the polarity signal, a gain controller to generate a tracking bandwidth signal, a recovery loop configured to adjust an edge offset of the reference clock, and a bit selector configured to recover the incoming data. The clock data recovery circuit has a first latency at a first operation mode and a second latency at a second operation mode. The phase detector in the clock data recovery circuit may include a first phase detector and a second detector combined together for a low latency and low lock time of the clock data recovery circuit.
公开/授权文献
信息查询