Invention Application
- Patent Title: FLEXIBLE ARCHITECTURE AND INSTRUCTION FOR ADVANCED ENCRYPTION STANDARD (AES)
-
Application No.: US14984637Application Date: 2015-12-30
-
Publication No.: US20160119126A1Publication Date: 2016-04-28
- Inventor: Gueron Shay , Wajdi K. Feghali , Vinodh Gopal , Raghunandan Makaram , Martin G. Dixon , Srinivas Chennupaty , Michael E. Kounavis
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H04L9/06
- IPC: H04L9/06 ; G06F12/08 ; G06F12/14

Abstract:
A flexible aes instruction set for a general purpose processor is provided. The instruction set includes instructions to perform a “one round” pass for aes encryption or decryption and also includes instructions to perform key generation. An immediate may be used to indicate round number and key size for key generation for 128/192/256 bit keys. The flexible aes instruction set enables full use of pipelining capabilities because it does not require tracking of implicit registers.
Public/Granted literature
- US10581590B2 Flexible architecture and instruction for advanced encryption standard (AES) Public/Granted day:2020-03-03
Information query