Invention Application
- Patent Title: DATA COHERENCY MODEL AND PROTOCOL AT CLUSTER LEVEL
- Patent Title (中): 数据协调模型和协议级别
-
Application No.: US15178159Application Date: 2016-06-09
-
Publication No.: US20170046208A1Publication Date: 2017-02-16
- Inventor: Debendra Das Sharma , Mohan J. Kumar , Balint Fleischer
- Applicant: Intel Corporation
- Main IPC: G06F9/52
- IPC: G06F9/52 ; G06F12/1081 ; G06F9/46 ; G06F13/40 ; G06F13/16 ; G11C14/00

Abstract:
An apparatus for providing data coherency is described herein. The apparatus includes a global persistent memory. The global persistent memory is accessed using a protocol that includes input/output (I/O) semantics and memory semantics. The apparatus also includes a reflected memory region. The reflected memory region is a portion of the global persistent memory, and each node of a plurality of nodes maps the reflected memory region into a space that is not cacheable. Further, the apparatus includes a semaphore memory. The semaphore memory provides a hardware assist for enforced data coherency.
Public/Granted literature
- US10296399B2 Data coherency model and protocol at cluster level Public/Granted day:2019-05-21
Information query