- 专利标题: VERTICAL MEMORY DEVICES HAVING DUMMY CHANNEL REGIONS
-
申请号: US15626395申请日: 2017-06-19
-
公开(公告)号: US20170294443A1公开(公告)日: 2017-10-12
- 发明人: JONG WON KIM , SEUNG HYUN LIM , CHANG SEOK KANG , YOUNG WOO PARK , DAE HOON BAE , DONG SEOG EUN , WOO SUNG LEE , JAE DUK LEE , JAE WOO LIM , HANMEI CHOI
- 申请人: JONG WON KIM , SEUNG HYUN LIM , CHANG SEOK KANG , YOUNG WOO PARK , DAE HOON BAE , DONG SEOG EUN , WOO SUNG LEE , JAE DUK LEE , JAE WOO LIM , HANMEI CHOI
- 优先权: KR10-2015-0111358 20150807
- 主分类号: H01L27/11565
- IPC分类号: H01L27/11565 ; H01L27/11524 ; H01L27/11556 ; H01L29/04 ; H01L27/1157 ; H01L27/11582 ; H01L27/11573 ; H01L27/11519 ; H01L27/11529
摘要:
A memory device includes a plurality of channel regions that each extend in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate adjacent the channel regions, each of the gate electrodes extending different lengths, and a plurality of dummy channel regions adjacent first ends of the plurality of gate electrode layers, wherein the substrate includes a substrate insulating layer formed below the plurality of dummy channel regions.
公开/授权文献
- US09972636B2 Vertical memory devices having dummy channel regions 公开/授权日:2018-05-15
信息查询
IPC分类: