Invention Application
- Patent Title: LAYOUT EFFECT MITIGATION IN FINFET
-
Application No.: US15271867Application Date: 2016-09-21
-
Publication No.: US20180082846A1Publication Date: 2018-03-22
- Inventor: Da YANG , Yanxiang LIU , Jun YUAN , Kern RIM
- Applicant: QUALCOMM Incorporated
- Main IPC: H01L21/28
- IPC: H01L21/28 ; H01L29/78 ; H01L29/06 ; H01L29/66 ; H01L21/3213

Abstract:
Multigate devices and fabrication methods that mitigate the layout effects are described. In conventional processes to fabricate multigate semiconductor devices such as FinFET devices, long isolation cut masks may be used. This can lead to undesirable layout effects. To mitigate or eliminate the layout effect, fabrication methods are proposed in which the interlayer dielectric (ILD) layer remains intact at the gate cut location during the fabrication process.
Public/Granted literature
- US09997360B2 Method for mitigating layout effect in FINFET Public/Granted day:2018-06-12
Information query
IPC分类: