- 专利标题: INTEGRATION METHODS TO FABRICATE INTERNAL SPACERS FOR NANOWIRE DEVICES
-
申请号: US16153456申请日: 2018-10-05
-
公开(公告)号: US20190051725A1公开(公告)日: 2019-02-14
- 发明人: Seiyon KIM , Kelin J. KUHN , Tahir GHANI , Anand S. MURTHY , Mark ARMSTRONG , Rafael RIOS , Abhijit Jayant PETHE , Willy RACHMADY
- 申请人: Intel Corporation
- 主分类号: H01L29/06
- IPC分类号: H01L29/06 ; H01L29/423
摘要:
A nanowire device having a plurality of internal spacers and a method for forming said internal spacers are disclosed. In an embodiment, a semiconductor device comprises a nanowire stack disposed above a substrate, the nanowire stack having a plurality of vertically-stacked nanowires, a gate structure wrapped around each of the plurality of nanowires, defining a channel region of the device, the gate structure having gate sidewalls, a pair of source/drain regions on opposite sides of the channel region; and an internal spacer on a portion of the gate sidewall between two adjacent nanowires, internal to the nanowire stack. In an embodiment, the internal spacers are formed by depositing spacer material in dimples etched adjacent to the channel region. In an embodiment, the dimples are etched through the channel region. In another embodiment, the dimples are etched through the source/drain region.
公开/授权文献
信息查询
IPC分类: