Invention Application
- Patent Title: SRAM USING 2T-2S
-
Application No.: US16633061Application Date: 2017-09-29
-
Publication No.: US20200235105A1Publication Date: 2020-07-23
- Inventor: Abhishek A. Sharma , Brian S. Doyle , Ravi Pillarisetty , Prashant Majhi
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- International Application: PCT/US2017/054330 WO 20170929
- Main IPC: H01L27/11
- IPC: H01L27/11 ; G11C11/419 ; G11C5/06 ; G11C5/10

Abstract:
A 2T-2S SRAM cell exhibiting a complementary scheme, that includes two selector devices that exhibit negative differential resistance. Advantages include lower area and better performance than traditional SRAM cells, according to some embodiments. The term 1T-1S refers to a transistor in series with a selector device. Accordingly, the term 2T-2S refers to two such 1T-1S structures.
Public/Granted literature
- US11075207B2 SRAM using 2T-2S Public/Granted day:2021-07-27
Information query
IPC分类: