- 专利标题: ENCODER, DECODER, ENCODING METHOD, AND DECODING METHOD
-
申请号: US17227015申请日: 2021-04-09
-
公开(公告)号: US20210227217A1公开(公告)日: 2021-07-22
- 发明人: Ryuichi KANOH , Takahiro NISHI , Tadamasa TOMA , Kiyofumi ABE
- 申请人: Panasonic Intellectual Property Corporation of America
- 申请人地址: US CA Torrance
- 专利权人: Panasonic Intellectual Property Corporation of America
- 当前专利权人: Panasonic Intellectual Property Corporation of America
- 当前专利权人地址: US CA Torrance
- 主分类号: H04N19/117
- IPC分类号: H04N19/117 ; H04N19/146 ; H04N19/176
摘要:
A decoder comprises circuitry and memory. The circuitry, using the memory, in operation, determines a number of first pixels and a number of second pixels used in a deblocking filter process, wherein the first pixels are located at an upper side of a block boundary and the second pixels are located at a lower side of the block boundary, and performs the deblocking filter process on the block boundary. The number of the first pixels and the number of the second pixels are selected from among candidates, wherein the candidates include at least 4 and M larger than 4. Response to a location of the block boundary being a predetermined location, the number of the first pixels used in the deblocking filter process is limited to be 4.
公开/授权文献
- US11582450B2 Encoder, decoder, encoding method, and decoding method 公开/授权日:2023-02-14
信息查询