- 专利标题: Programmable Device Implementing Fixed and Floating Point Functionality in a Mixed Architecture
-
申请号: US17493584申请日: 2021-10-04
-
公开(公告)号: US20220027128A1公开(公告)日: 2022-01-27
- 发明人: Keone Streicher , Martin Langhammer , Yi-Wen Lin , Hyun Yi
- 申请人: Altera Corporation
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 主分类号: G06F7/485
- IPC分类号: G06F7/485 ; G06F7/487 ; G06F7/499 ; G06F7/483 ; G06F7/544
摘要:
Configurable specialized processing blocks, such as DSP blocks, are described that implement fixed and floating-point functionality in a single mixed architecture on a programmable device. The described architecture reduces the need to construct floating-point functions outside the configurable specialized processing block, thereby minimizing hardware cost and area. The disclosed architecture also introduces pipelining into the DSP block in order to ensure the floating-point multiplication and addition functions remain in synchronicity, thereby increasing the maximum frequency at which the DSP block can operate. Moreover, the disclosed architecture includes logic circuitry to support floating-point exception handling.
信息查询