Invention Application
- Patent Title: DEEP TRENCH VIA FOR THREE-DIMENSIONAL INTEGRATED CIRCUIT
-
Application No.: US17825664Application Date: 2022-05-26
-
Publication No.: US20220285342A1Publication Date: 2022-09-08
- Inventor: Yih WANG , Rishabh MEHANDRU , Mauro J. KOBRINSKY , Tahir GHANI , Mark BOHR , Marni NABORS
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L27/06
- IPC: H01L27/06 ; H01L21/768 ; H01L21/8234 ; H01L23/522 ; H01L27/088 ; H01L29/66 ; H01L29/78

Abstract:
Described herein are apparatuses, methods, and systems associated with a deep trench via in a three-dimensional (3D) integrated circuit (IC). The 3D IC may include a logic layer having an array of logic transistors. The 3D IC may further include one or more front-side interconnects on a front side of the 3D IC and one or more back-side interconnects on a back side of the 3D IC. The deep trench may be in the logic layer to conductively couple a front-side interconnect to a back-side interconnect. The deep trench via may be formed in a diffusion region or gate region of a dummy transistor in the logic layer. Other embodiments may be described and claimed.
Public/Granted literature
- US12100705B2 Deep trench via for three-dimensional integrated circuit Public/Granted day:2024-09-24
Information query
IPC分类: