Invention Application
- Patent Title: DECODING ARCHITECTURE FOR MEMORY TILES
-
Application No.: US17231668Application Date: 2021-04-15
-
Publication No.: US20220336015A1Publication Date: 2022-10-20
- Inventor: Paolo Fantini , Andrea Martinelli , Claudio Nava
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G11C13/00
- IPC: G11C13/00 ; H01L27/24 ; H01L45/00

Abstract:
Methods, systems, and devices for decoding architecture for memory tiles are described. Word line tiles of a memory array may each include multiple word line plates, which may each include a sheet of conductive material that includes a first portion extending in a first direction within a plane along with multiple fingers extending in a second direction within the plane. A pillar tile may include one or more pillars that extend vertically between the word line plate fingers. Memory cells may each be couple with a respective word line plate finger and a respective pillar. Word line decoding circuitry, pillar decoding circuitry, or both, may be located beneath the memory array and in some cases may be shared between adjacent pillar tiles.
Public/Granted literature
- US11475947B1 Decoding architecture for memory tiles Public/Granted day:2022-10-18
Information query