Invention Application
- Patent Title: METHOD AND APPARATUS FOR CALIBRATING WRITE TIMING IN A MEMORY SYSTEM
-
Application No.: US17852286Application Date: 2022-06-28
-
Publication No.: US20220366960A1Publication Date: 2022-11-17
- Inventor: Thomas J. Giovannini , Alok Gupta , Ian Shaeffer , Steven C. Woo
- Applicant: Rambus Inc.
- Applicant Address: US CA San Jose
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA San Jose
- Main IPC: G11C11/4076
- IPC: G11C11/4076 ; G06F3/06 ; G06F5/06 ; G06F1/08 ; G11C7/10 ; G11C29/02 ; G06F13/16 ; G06F12/06 ; G11C11/409

Abstract:
A system that calibrates timing relationships between signals involved in performing write operations is described. This system includes a memory controller which is coupled to a set of memory chips, wherein each memory chip includes a phase detector configured to calibrate a phase relationship between a data-strobe signal and a clock signal received at the memory chip from the memory controller during a write operation. Furthermore, the memory controller is configured to perform one or more write-read-validate operations to calibrate a clock-cycle relationship between the data-strobe signal and the clock signal, wherein the write-read-validate operations involve varying a delay on the data-strobe signal relative to the clock signal by a multiple of a clock period.
Public/Granted literature
- US11682448B2 Method and apparatus for calibrating write timing in a memory system Public/Granted day:2023-06-20
Information query
IPC分类: