Invention Publication
- Patent Title: HARDWARE COHERENCE SIGNALING PROTOCOL
-
Application No.: US18487196Application Date: 2023-10-16
-
Publication No.: US20240045803A1Publication Date: 2024-02-08
- Inventor: Abhijeet Ashok CHACHAD , David Matthew THOMPSON , Naveen BHORIA , Pete Michael HIPPLEHEUSER
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Main IPC: G06F12/0811
- IPC: G06F12/0811 ; G06F12/0815 ; G06F12/128 ; G06F12/0817 ; G06F12/084 ; G06F9/30 ; G06F11/30 ; G06F12/0808 ; G06F13/16 ; G06F9/38 ; G06F9/46 ; G06F9/54 ; G06F12/0895 ; G06F12/0831

Abstract:
An apparatus includes a CPU core and a L1 cache subsystem including a L1 main cache, a L1 victim cache, and a L1 controller. The apparatus includes a L2 cache subsystem including a L2 main cache, a shadow L1 main cache, a shadow L1 victim cache, and a L2 controller configured to receive a read request from the L1 controller as a single transaction. Read request includes a read address, a first indication of an address and a coherence state of a cache line A to be moved from the L1 main cache to the L1 victim cache to allocate space for data returned in response to the read request, and a second indication of an address and a coherence state of a cache line B to be removed from the L1 victim cache in response to the cache line A being moved to the L1 victim cache.
Public/Granted literature
- US12197331B2 Hardware coherence signaling protocol Public/Granted day:2025-01-14
Information query
IPC分类: