- 专利标题: CLOCK PHASE CONVERTER AND PHASE CONVERTING METHOD
-
申请号: US18538515申请日: 2023-12-13
-
公开(公告)号: US20240195398A1公开(公告)日: 2024-06-13
- 发明人: Jong Suk LEE , Seok Jae OH
- 申请人: LX SEMICON CO., LTD.
- 申请人地址: KR Daejeon
- 专利权人: LX SEMICON CO., LTD.
- 当前专利权人: LX SEMICON CO., LTD.
- 当前专利权人地址: KR Daejeon
- 优先权: KR 20220173361 2022.12.13 KR 20230002805 2023.01.09 KR 20230002806 2023.01.09 KR 20230003864 2023.01.11 KR 20230177845 2023.12.08
- 主分类号: H03K5/135
- IPC分类号: H03K5/135 ; H03K3/037 ; H03K17/00 ; H03K19/21
摘要:
Disclosed are a clock phase converter and a phase converting method that can generate a converted clock signal with a desired amount of delay by selecting and outputting an output signal corresponding to a preset value among output signals of a plurality of delayed clock signal generators that detect the transition of a clock signal and generate delayed clock signals by sequentially delaying the clock signal by a certain period of time.
信息查询
IPC分类: