SEMICONDUCTOR FLASH MEMORY DEVICE WITH VOLTAGE CONTROL ON COMPLETION OF A PROGRAM OPERATION AND SUBSEQUENT TO COMPLETION OF THE PROGRAM OPERATION
Abstract:
A semiconductor memory device includes: a memory cell array including a plurality of NAND strings, each of the plurality of NAND strings including a plurality of memory cell transistors connected to each other in series; a plurality of word lines commonly connected to the plurality of memory strings and connected to the plurality of memory cell transistors, respectively; and a row decoder configured to supply a predetermined voltage higher than a ground voltage to each of the plurality of word lines after a program operation for writing data to a selected word line is completed.
Information query
Patent Agency Ranking
0/0