Invention Grant
- Patent Title: Integrated logic circuit arrangement
- Patent Title (中): 集成逻辑电路布置
-
Application No.: US899588Application Date: 1978-04-24
-
Publication No.: US4234803APublication Date: 1980-11-18
- Inventor: Terumoto Nonaka
- Applicant: Terumoto Nonaka
- Applicant Address: JPX Hamamatsu
- Assignee: Nippon Gakki Seizo Kabushiki Kaisha
- Current Assignee: Nippon Gakki Seizo Kabushiki Kaisha
- Current Assignee Address: JPX Hamamatsu
- Priority: JPX52-50258 19770430
- Main IPC: H01L21/8222
- IPC: H01L21/8222 ; H01L21/33 ; H01L21/8248 ; H01L27/06 ; H01L29/70 ; H03K19/08 ; H03K19/094 ; H03K19/20 ; H03K19/21
Abstract:
An integrated logic circuit arrangement comprising: an input junction field effect transistor having at least one source for receiving a digital input signal, a drain to which a load is connected, and gate held at a reference potential, said junction field effect transistor being operative to effect switching operation in accordance with said digital input signal; and an output bipolar type transistor having its base connected to said drain to effect switching operation in accordance with an output signal delivered from said drain. This integrated logic circuit arrangement provides high speed logic operation, low power dissipation and high integration density.
Public/Granted literature
- US5906736A Nutplate for fluid filter Public/Granted day:1999-05-25
Information query
IPC分类: