发明授权
US4407016A Microprocessor providing an interface between a peripheral subsystem and
an object-oriented data processor
失效
微处理器提供外围子系统和面向对象的数据处理器之间的接口
- 专利标题: Microprocessor providing an interface between a peripheral subsystem and an object-oriented data processor
- 专利标题(中): 微处理器提供外围子系统和面向对象的数据处理器之间的接口
-
申请号: US235470申请日: 1981-02-18
-
公开(公告)号: US4407016A公开(公告)日: 1983-09-27
- 发明人: John A. Bayliss , Craig B. Peterson , Doran K. Wilde
- 申请人: John A. Bayliss , Craig B. Peterson , Doran K. Wilde
- 申请人地址: CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: CA Santa Clara
- 主分类号: G06F12/10
- IPC分类号: G06F12/10 ; G06F12/14 ; G06F13/28 ; G06F9/20
摘要:
A microprocessor receives addresses and data from a peripheral subsystem for use in subsequently accessing portions of the main memory of a data processing system in a controlled and protected manner. Each of the addresses is used to interrogate an associative memory to determine if the address falls within one of the subranges for a "window" on the main memory address space. If the address matches, then it is used to develop a corresponding address on the main memory address space. The data associated with the peripheral subsystem address is then passed through the interface and into the main memory at the translated memory address. Data transfer is improved by buffering blocks of data on the microprocessor. Data bytes are written into the buffer at a slower rate than data blocks are read out of the buffer and into main memory. A buffer bypass register allows single bytes of data to be transferred to a single address by bypassing the buffer. Address development and memory response signals are generated by the microprocessor rather than the peripheral subsystem processor for block transfers.
公开/授权文献
- US4976451A Human powered vehicle 公开/授权日:1990-12-11
信息查询