发明授权
US5860127A Cache memory employing dynamically controlled data array start timing
and a microcomputer using the same
失效
使用动态控制的数据阵列启动定时的高速缓冲存储器和使用其的微型计算机
- 专利标题: Cache memory employing dynamically controlled data array start timing and a microcomputer using the same
- 专利标题(中): 使用动态控制的数据阵列启动定时的高速缓冲存储器和使用其的微型计算机
-
申请号: US653278申请日: 1996-05-24
-
公开(公告)号: US5860127A公开(公告)日: 1999-01-12
- 发明人: Yasuhisa Shimazaki , Seiichi Nagata , Katuhiro Norisue , Koichiro Ishibashi , Junichi Nishimoto , Shinichi Yoshioka , Susumu Narita
- 申请人: Yasuhisa Shimazaki , Seiichi Nagata , Katuhiro Norisue , Koichiro Ishibashi , Junichi Nishimoto , Shinichi Yoshioka , Susumu Narita
- 申请人地址: JPX Tokyo JPX Tokyo
- 专利权人: Hitachi, Ltd.,Hitachi ULSI Engineering Co., Ltd.
- 当前专利权人: Hitachi, Ltd.,Hitachi ULSI Engineering Co., Ltd.
- 当前专利权人地址: JPX Tokyo JPX Tokyo
- 优先权: JPX7-135171 19950601
- 主分类号: G06F12/00
- IPC分类号: G06F12/00 ; G06F12/06 ; G06F12/08
摘要:
A comparator is constituted such that a hit signal .phi.hit is high, before hit check is established in each way of an address array, and such that the hit signal goes low, when a mishit has been established. When a clock frequency is relatively high, the address array is activated by the first clock signal, and thereafter, all ways of a data array are activated by the second clock signal before the hit check in the address array is established. When the hit check has been established, data read from a way in the data array which has hit is immediately outputted onto a data line and an operation in the way which has mishit is stopped. This novel constitution realizes a high-speed cache operation. When the clock frequency is relatively low, only a way in the data array that has hit is activated after completion of the hit check, thereby reducing power consumption at a low-speed operation.
公开/授权文献
- US4010890A Centrifuge rotor lid 公开/授权日:1977-03-08
信息查询