发明授权
US5986471A Bi-directional buffers and supplemental logic and interconnect cells for
programmable logic devices
失效
用于可编程逻辑器件的双向缓冲器和补充逻辑和互连单元
- 专利标题: Bi-directional buffers and supplemental logic and interconnect cells for programmable logic devices
- 专利标题(中): 用于可编程逻辑器件的双向缓冲器和补充逻辑和互连单元
-
申请号: US950446申请日: 1997-10-15
-
公开(公告)号: US5986471A公开(公告)日: 1999-11-16
- 发明人: Barry K. Britton , Kai-Kit Ngai , Ho T. Nguyen , Satwant Singh , Carolyn W. Spivak , Richard G. Stuby, Jr.
- 申请人: Barry K. Britton , Kai-Kit Ngai , Ho T. Nguyen , Satwant Singh , Carolyn W. Spivak , Richard G. Stuby, Jr.
- 申请人地址: NJ Murray Hill
- 专利权人: Lucent Technologies Inc.
- 当前专利权人: Lucent Technologies Inc.
- 当前专利权人地址: NJ Murray Hill
- 主分类号: H03K19/173
- IPC分类号: H03K19/173 ; H03K19/00 ; G06F7/38
摘要:
The bi-directional (BI-DI) buffers and supplemental logic and interconnect (SLIC) cells are designed to be programmed to operate in different modes in order to implement different kinds of logic circuits. In particular, BI-DI buffers of the present invention support at least five different operational modes. In a first mode (Mode A), the BI-DI buffer generates a logic "1" output, for any input value. In a second mode (Mode B), the BI-DI buffer generates a logic "0" output, for any input value. In a third mode (Mode C), the BI-DI buffer buffers the input signal and generates an output signal equal to the input signal. In a fourth mode (Mode D), the BI-DI buffer buffers the input signal and generates an output signal equal to the inverse of the input signal. In a fifth mode, (Mode E), the BI-DI buffer operates as a conventional tri-state driver. Two or more of the BI-DI buffers can be configured to form more complex logic circuits having two or more inputs. For example, groups of BI-DI buffers can be configured as SLIC cells that are part of the basic logic cells for an FPGA. When used in FPGAs, the BI-DI buffers and SLIC cells make implementation of different kinds of logic circuits more efficient than is the case for conventional FPGAs, including logic circuits like decoders and state machines that have large numbers of inputs. At the same time, the FPGAs retain their efficiencies for implementing logic circuits for which FPGAs have traditionally been very efficient, such as random logic and datapath logic.
公开/授权文献
- US5261464A Open eyelet heddle system for shedding warp threads 公开/授权日:1993-11-16
信息查询
IPC分类: