发明授权
- 专利标题: Bus arbitration system for multiprocessor architecture
- 专利标题(中): 用于多处理器架构的总线仲裁系统
-
申请号: US208139申请日: 1998-12-09
-
公开(公告)号: US6026461A公开(公告)日: 2000-02-15
- 发明人: William F. Baxter , Robert G. Gelinas , James M. Guyer , Dan R. Huck , Michael F. Hunt , David L. Keating , Jeff S. Kimmell , Phil J. Roux , Liz M. Truebenbach , Rob P. Valentine , Pat J. Weiler , Joseph Cox , Barry E. Gillott , Andrea Heyda , Rob J. Pike , Tom V. Radogna , Art A. Sherman , Michael Sporer , Doug J. Tucker , Simon N. Yeung
- 申请人: William F. Baxter , Robert G. Gelinas , James M. Guyer , Dan R. Huck , Michael F. Hunt , David L. Keating , Jeff S. Kimmell , Phil J. Roux , Liz M. Truebenbach , Rob P. Valentine , Pat J. Weiler , Joseph Cox , Barry E. Gillott , Andrea Heyda , Rob J. Pike , Tom V. Radogna , Art A. Sherman , Michael Sporer , Doug J. Tucker , Simon N. Yeung
- 申请人地址: MA Westboro
- 专利权人: Data General Corporation
- 当前专利权人: Data General Corporation
- 当前专利权人地址: MA Westboro
- 主分类号: G06F11/20
- IPC分类号: G06F11/20 ; G06F1/04 ; G06F11/22 ; G06F11/267 ; G06F12/08 ; G06F13/36 ; G06F13/14
摘要:
A very fast, memory efficient, highly expandable, highly efficient CCNUMA processing system based on a hardware architecture that minimizes system bus contention, maximizes processing forward progress by maintaining strong ordering and avoiding retries, and implements a full-map directory structure cache coherency protocol. A Cache Coherent Non-Uniform Memory Access (CCNUMA) architecture is implemented in a system comprising a plurality of integrated modules each consisting of a motherboard and two daughterboards. The daughterboards, which plug into the motherboard, each contain two Job Processors (JPs), cache memory, and input/output (I/O) capabilities. Located directly on the motherboard are additional integrated I/O capabilities in the form of two Small Computer System Interfaces (SCSI) and one Local Area Network (LAN) interface. The motherboard includes main memory, a memory controller (MC) and directory DRAMs for cache coherency. The motherboard also includes GTL backpanel interface logic, system clock generation and distribution logic, and local resources including a micro-controller for system initialization. A crossbar switch connects the various logic blocks together. A fully loaded motherboard contains 2 JP daughterboards, two PCI expansion boards, and up to 512 MB of main memory. Each daughterboard contains two 50 MHz Motorola 88110 JP complexes, having an associated 88410 cache controller and 1 MB Level 2 Cache. A single 16 MB third level write-through cache is also provided and is controlled by a third level cache controller.
公开/授权文献
- US5432807A Optical wavelength converting apparatus 公开/授权日:1995-07-11
信息查询