发明授权
- 专利标题: Sense amplifier circuit
- 专利标题(中): 感应放大电路
-
申请号: US188369申请日: 1998-11-10
-
公开(公告)号: US06046609A公开(公告)日: 2000-04-04
- 发明人: Hiroshi Toyoshima , Masashige Harada , Tomohiro Nagano , Yoji Nishio , Atsushi Hiraishi , Kunihiro Komiyaji , Hideharu Yahata , Kenichi Fukui , Hirofumi Zushi , Takahiro Sonoda , Haruko Kawachino , Sadayuki Morita
- 申请人: Hiroshi Toyoshima , Masashige Harada , Tomohiro Nagano , Yoji Nishio , Atsushi Hiraishi , Kunihiro Komiyaji , Hideharu Yahata , Kenichi Fukui , Hirofumi Zushi , Takahiro Sonoda , Haruko Kawachino , Sadayuki Morita
- 申请人地址: JPX Tokyo JPX Tokyo
- 专利权人: Hitachi, Ltd.,Hitachi ULSI Engineering Corp.
- 当前专利权人: Hitachi, Ltd.,Hitachi ULSI Engineering Corp.
- 当前专利权人地址: JPX Tokyo JPX Tokyo
- 优先权: JPX8-094992 19960417; JPX8-336587 19961217
- 主分类号: G11C11/419
- IPC分类号: G11C11/419 ; G11C7/06 ; G11C11/409
摘要:
A sense amplifier, which is intended to reduce the output response time after it has received a small voltage difference until it delivers amplified output signals, consists of a latch circuit made up of a pair of CMOS inverters, a pair of NMOS transistors connected in parallel to the latch circuit, and a current source connected in series to the latch circuit and NMOS transistor pair. The NMOS transistors amplify a small voltage difference of input signals, and the inverters of the latch circuit further amplify the resulting voltage difference to produce the output signals. Based on is a small voltage difference of input signals being amplified in two stages and the amplifying circuit being a 2-stage serial connection of the current source and the NMOS transistor or CMOS inverter, the delay time of output response can be reduced.
公开/授权文献
信息查询
IPC分类: