发明授权
US6108254A Dynamic random access memory having continuous data line equalization
except at address transition during data reading
失效
具有连续数据线均衡的动态随机存取存储器,除了数据读取期间的地址转换
- 专利标题: Dynamic random access memory having continuous data line equalization except at address transition during data reading
- 专利标题(中): 具有连续数据线均衡的动态随机存取存储器,除了数据读取期间的地址转换
-
申请号: US150782申请日: 1993-11-12
-
公开(公告)号: US6108254A公开(公告)日: 2000-08-22
- 发明人: Yohji Watanabe , Kenji Tsuchida
- 申请人: Yohji Watanabe , Kenji Tsuchida
- 申请人地址: JPX Kawasaki
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JPX Kawasaki
- 优先权: JPX2-144442 19900604
- 主分类号: G11C11/409
- IPC分类号: G11C11/409 ; G11C7/06 ; G11C7/10 ; G11C11/407
摘要:
A Dynamic Random Access Memory (DRAM) in which a data input/output buffer is connected between first data lines and second data lines. An equalizing circuit and a data latch circuit are connected to the second data lines. The equalizing circuit maintains the second data lines in reset condition, during normal operation. It temporarily releases the second data lines from the reset condition, in response to an output from an address-transition detecting circuit, thereby to transfer the data from the data input/output buffer. The data latch circuit latches the data transferred to the second data lines, in response to the output from the address-transition detecting circuit.
公开/授权文献
信息查询
IPC分类: