发明授权
- 专利标题: Cache system with a cache tag memory and a cache tag buffer
- 专利标题(中): 缓存系统具有缓存标签内存和缓存标签缓冲区
-
申请号: US09941696申请日: 2001-08-30
-
公开(公告)号: US06839806B2公开(公告)日: 2005-01-04
- 发明人: Yoshiki Murakami , Masaru Koyanagi , Hideya Akashi
- 申请人: Yoshiki Murakami , Masaru Koyanagi , Hideya Akashi
- 申请人地址: JP Tokyo
- 专利权人: Hitachi, Ltd.
- 当前专利权人: Hitachi, Ltd.
- 当前专利权人地址: JP Tokyo
- 代理机构: Antonelli, Terry, Stout & Kraus, LLP
- 优先权: JP2000-305862 20001005
- 主分类号: G06F12/08
- IPC分类号: G06F12/08 ; G06F12/12 ; G06F12/00
摘要:
A cache system comprising a cache tag buffer 270 for storing a part of a cache tag memory 260. When a memory processing request is issued from a processor 10, a cache control means 280 retrieves both of the cache tag memory 260 and the cache tag buffer 270. If a target cache block is present in the cache tag buffer 270, then, without waiting for a retrieval result of the cache tag memory 260, the cache control circuit 280 accesses the cache data memory 250 using information of the cache block.
公开/授权文献
- US20020042860A1 Cache system 公开/授权日:2002-04-11
信息查询