发明授权
- 专利标题: Semiconductor memory arrangements with crown shaped capacitor arrangements trenched in interlayer dielectric film
- 专利标题(中): 具有冠状电容器布置的半导体存储器布置在层间绝缘膜中沟槽
-
申请号: US10914223申请日: 2004-08-10
-
公开(公告)号: US07196368B2公开(公告)日: 2007-03-27
- 发明人: Shinichiro Kimura , Toshiaki Yamanaka , Kiyoo Itoh , Takeshi Sakata , Tomonori Sekiguchi , Hideyuki Matsuoka
- 申请人: Shinichiro Kimura , Toshiaki Yamanaka , Kiyoo Itoh , Takeshi Sakata , Tomonori Sekiguchi , Hideyuki Matsuoka
- 申请人地址: JP Tokyo
- 专利权人: Renesas Technology Corp.
- 当前专利权人: Renesas Technology Corp.
- 当前专利权人地址: JP Tokyo
- 代理机构: Antonelli, Terry, Stout and Kraus, LLP.
- 主分类号: H01L27/108
- IPC分类号: H01L27/108 ; H01L29/76 ; H01L29/94 ; H01L31/119
摘要:
A capacitor consisting of a storage electrode (19), a capacitor dielectric film (20) and a plate electrode (21) is formed in a trench formed through dielectric films (6, 8, 10 and 12) stacked on a semiconductor substrate (1) and buried wiring layers (9 and 11) are formed under the capacitor. As the capacitor is formed not in the semiconductor substrate but over it, there is room in area in which the capacitor can be formed and the difficultly of forming wiring is reduced by using the wiring layers (9 and 11) for a global word line and a selector line. As the upper face of an dielectric film (32) which is in contact with the lower face of wiring (34) in a peripheral circuit area is extended into a memory cell area and is in contact with the side of the capacitor (33), step height between the peripheral circuit area and the memory cell area is remarkably reduced.
公开/授权文献
信息查询
IPC分类: