发明授权
US07315075B2 Capacitor below the buried oxide of SOI CMOS technologies for protection against soft errors
失效
SOI CMOS技术的掩埋氧化物之下的电容器,用于防止软错误
- 专利标题: Capacitor below the buried oxide of SOI CMOS technologies for protection against soft errors
- 专利标题(中): SOI CMOS技术的掩埋氧化物之下的电容器,用于防止软错误
-
申请号: US10905906申请日: 2005-01-26
-
公开(公告)号: US07315075B2公开(公告)日: 2008-01-01
- 发明人: John M Aitken , Ethan H. Cannon , Philip J. Oldiges , Alvin W. Strong
- 申请人: John M Aitken , Ethan H. Cannon , Philip J. Oldiges , Alvin W. Strong
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Gibb & Rahman, LLC
- 代理商 Anthony Canale
- 主分类号: H01L29/00
- IPC分类号: H01L29/00 ; H01L29/76 ; H01L29/94 ; H01L31/062
摘要:
Disclosed is a semiconductor structure that incorporates a capacitor for reducing the soft error rate of a device within the structure. The multi-layer semiconductor structure includes an insulator-filled deep trench isolation structure that is formed through an active silicon layer, a first insulator layer, and a first bulk layer and extends to a second insulator layer. The resulting isolated portion of the first bulk layer defines the first capacitor plate. A portion of the second insulator layer that is adjacent the first capacitor plate functions as the capacitor dielectric. Either the silicon substrate or a portion of a second bulk layer that is isolated by a third insulator layer and another deep trench isolation structure can function as the second capacitor plate. A first capacitor contact couples, either directly or via a wire array, the first capacitor plate to a circuit node of the device in order to increase the critical charge, Qcrit, of the circuit node.
公开/授权文献
信息查询
IPC分类: