发明授权
US07394161B2 Chip structure with pads having bumps or wirebonded wires formed thereover or used to be tested thereto
有权
具有焊盘的芯片结构,其具有在其上形成的或用于测试的凸起或引线键合线
- 专利标题: Chip structure with pads having bumps or wirebonded wires formed thereover or used to be tested thereto
- 专利标题(中): 具有焊盘的芯片结构,其具有在其上形成的或用于测试的凸起或引线键合线
-
申请号: US10730834申请日: 2003-12-08
-
公开(公告)号: US07394161B2公开(公告)日: 2008-07-01
- 发明人: Nick Kuo , Chiu-Ming Chou , Chien-Kang Chou , Chu-Fu Lin
- 申请人: Nick Kuo , Chiu-Ming Chou , Chien-Kang Chou , Chu-Fu Lin
- 申请人地址: TW Hsinchu
- 专利权人: MEGICA Corporation
- 当前专利权人: MEGICA Corporation
- 当前专利权人地址: TW Hsinchu
- 代理商 Winston Hsu
- 主分类号: H01L23/43
- IPC分类号: H01L23/43
摘要:
A chip structure comprising a semiconductor substrate, a plurality of dielectric layers, a plurality of circuit layers, a passivation layer, a metal layer and at least a bump. The semiconductor substrate has a plurality of electronic devices positioned on a surface layer of the semiconductor substrate. The dielectric layers are sequentially stacked on the semiconductor substrate and have a plurality of via holes. The circuit layers are disposed on one of the dielectric layers, wherein the circuit layers are electrically connected with each other through the via holes and are electrically connected to the electronic devices. The passivation layer is disposed over the circuit layers and the dielectric layers, wherein the passivation layer comprises an opening that exposes one of the metal layers. The metal layer is disposed over the passivation layer, wherein the metal layer comprises at least a bump pad and at least a testing pad, the bump pad electrically connecting with the testing pad. The bump is disposed on the bump pad.
公开/授权文献
- US20050121804A1 Chip structure with bumps and testing pads 公开/授权日:2005-06-09
信息查询