Invention Grant
- Patent Title: Method and apparatus for performing horizontal addition and subtraction
- Patent Title (中): 执行水平加法和减法的方法和装置
-
Application No.: US10610784Application Date: 2003-06-30
-
Publication No.: US07395302B2Publication Date: 2008-07-01
- Inventor: William W. Macy , Eric Debes , Mark J. Buxton , Patrice Roussel , Julien Sebot , Huy V. Nguyen
- Applicant: William W. Macy , Eric Debes , Mark J. Buxton , Patrice Roussel , Julien Sebot , Huy V. Nguyen
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: G06F7/50
- IPC: G06F7/50

Abstract:
A method and apparatus for including in a processor instructions for performing horizontal intra-add operations on packed data. One embodiment of the processor is coupled to a memory. The memory has stored therein at least a first packed data. The processor performs operations on data elements in the first packed data to generate a plurality of data elements in a second packed data in response to receiving an instruction. At least two of the plurality of data elements in the second packed data store the results of an intra-add operation, at least one of these results coming from the operation on data elements of the first packed data. One embodiment of a software method utilizes horizontal intra-add instructions for performing butterfly computations as may be employed, for example, in Walsh-Hadamard transforms or in Fast-Fourier Transforms.
Public/Granted literature
- US20040078404A1 Method and apparatus for performing horizontal addition and subtraction Public/Granted day:2004-04-22
Information query