Invention Grant
US07490308B2 Method for implementing overlay-based modification of VLSI design layout
失效
实现基于覆盖的VLSI设计布局修改方法
- Patent Title: Method for implementing overlay-based modification of VLSI design layout
- Patent Title (中): 实现基于覆盖的VLSI设计布局修改方法
-
Application No.: US11278162Application Date: 2006-03-31
-
Publication No.: US07490308B2Publication Date: 2009-02-10
- Inventor: Christopher J. Gonzalez , Michael S. Gray , Matthew T. Guzowski , Jason D. Hibbeler , Stephen I. Runyon , Xiaoyun K. Wu
- Applicant: Christopher J. Gonzalez , Michael S. Gray , Matthew T. Guzowski , Jason D. Hibbeler , Stephen I. Runyon , Xiaoyun K. Wu
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent Richard Kotulak
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method of modifying a VLSI layout for performance optimization includes defining a revised set of ground rules for a plurality of original device shapes to be modified and flattening the plurality of original device shapes to a prime cell. A layout optimization operation is performed on the flattened device shapes, based on the revised set of ground rules, so as to create a plurality of revised device shapes. An overlay cell is then created from a difference between the revised device shapes and the original device shapes.
Public/Granted literature
- US20070234260A1 METHOD FOR IMPLEMENTING OVERLAY-BASED MODIFICATION OF VLSI DESIGN LAYOUT Public/Granted day:2007-10-04
Information query