Invention Grant
US07714366B2 CMOS transistor with a polysilicon gate electrode having varying grain size
有权
具有晶体尺寸变化的多晶硅栅电极的CMOS晶体管
- Patent Title: CMOS transistor with a polysilicon gate electrode having varying grain size
- Patent Title (中): 具有晶体尺寸变化的多晶硅栅电极的CMOS晶体管
-
Application No.: US10904565Application Date: 2004-11-16
-
Publication No.: US07714366B2Publication Date: 2010-05-11
- Inventor: Arne W. Ballantine , Kevin K. Chan , Jeffrey D. Gilbert , Kevin M. Houlihan , Glen L. Miles , James J. Quinlivan , Samuel C. Ramac , Michael B. Rice , Beth A. Ward
- Applicant: Arne W. Ballantine , Kevin K. Chan , Jeffrey D. Gilbert , Kevin M. Houlihan , Glen L. Miles , James J. Quinlivan , Samuel C. Ramac , Michael B. Rice , Beth A. Ward
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Connolly Bove Lodge & Hutz LLP
- Agent William D. Sabo
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L29/78

Abstract:
Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting CMOS transistor may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size may be directed to maximize dopant activation in the polysilicon near the gate dielectric and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. A region of polycrystalline silicon may have a varying grain size as a function of a distance measured from a surface of the dielectric film.
Public/Granted literature
- US20050110096A1 CMOS TRANSISTOR WITH A POLYSILICON GATE ELECTRODE HAVING VARYING GRAIN SIZE Public/Granted day:2005-05-26
Information query
IPC分类: