发明授权
US07782935B1 Half-rate DFE with duplicate path for high data-rate operation
有权
具有高数据速率操作的重复路径的半速率DFE
- 专利标题: Half-rate DFE with duplicate path for high data-rate operation
- 专利标题(中): 具有高数据速率操作的重复路径的半速率DFE
-
申请号: US11514490申请日: 2006-08-31
-
公开(公告)号: US07782935B1公开(公告)日: 2010-08-24
- 发明人: Wilson Wong , Sergey Yuryevich Shumarayev , Simardeep Maangat , Thungoc M. Tran , Tim Tri Hoang , Tin H. Lai
- 申请人: Wilson Wong , Sergey Yuryevich Shumarayev , Simardeep Maangat , Thungoc M. Tran , Tim Tri Hoang , Tin H. Lai
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Ropes & Gray LLP
- 代理商 Robert R. Jackson
- 主分类号: H03H7/30
- IPC分类号: H03H7/30
摘要:
Methods and circuits are presented for providing equalization, including decision feedback equalization (DFE), to high data-rate signals. Half-rate delay-chain circuitry produces delayed samples of an input signal using two or more delay-chain circuits operating at a fraction of the input signal data-rate. Two delay-chain circuits operating at one-half the input signal data-rate may be used. More generally, n delay-chain circuits operating at 1/n the input signal data-rate may be used. Multiplexer circuitry combines the outputs of the delay-chain circuits to produce an output signal including samples of the input signal at the input signal data-rate. Duplicate path DFE circuitry includes two paths used to provide DFE equalization while reducing the load of the DFE circuitry on the circuitry that precedes it. A first path produces delayed samples of a DFE signal, while a second path produces the DFE output signal from the delayed samples.
信息查询