Invention Grant
US07984244B2 Method and apparatus for supporting scalable coherence on many-core products through restricted exposure
有权
通过限制曝光来支持多核产品上的可扩展一致性的方法和装置
- Patent Title: Method and apparatus for supporting scalable coherence on many-core products through restricted exposure
- Patent Title (中): 通过限制曝光来支持多核产品上的可扩展一致性的方法和装置
-
Application No.: US12005785Application Date: 2007-12-28
-
Publication No.: US07984244B2Publication Date: 2011-07-19
- Inventor: Joshua B. Fryman , Mohan Rajagopalan , Anwar Ghuloum
- Applicant: Joshua B. Fryman , Mohan Rajagopalan , Anwar Ghuloum
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
In one embodiment, a multi-core processor having cores each associated with a cache memory, can operate such that when a first core is to access data owned by a second core present in a cache line associated with the second core, responsive to a request from the first core, cache coherency state information associated with the cache line is not updated. A coherence engine associated with the processor may receive the data access request and determine that the data is of a memory page owned by the first core and convert the data access request to a non-cache coherent request. Other embodiments are described and claimed.
Public/Granted literature
- US20090172294A1 Method and apparatus for supporting scalable coherence on many-core products through restricted exposure Public/Granted day:2009-07-02
Information query