Invention Grant
- Patent Title: Integration of non-volatile charge trap memory devices and logic CMOS devices
-
Application No.: US12125864Application Date: 2008-05-22
-
Publication No.: US08093128B2Publication Date: 2012-01-10
- Inventor: William W. C. Koutny, Jr. , Sam Geha , Igor Kouznetsov , Krishnaswamy Ramkumar , Fredrick B. Jenne , Sagy Levy , Ravindra Kapre , Jeremy Warren
- Applicant: William W. C. Koutny, Jr. , Sam Geha , Igor Kouznetsov , Krishnaswamy Ramkumar , Fredrick B. Jenne , Sagy Levy , Ravindra Kapre , Jeremy Warren
- Applicant Address: US CA San Jose
- Assignee: Cypress Semiconductor Corporation
- Current Assignee: Cypress Semiconductor Corporation
- Current Assignee Address: US CA San Jose
- Main IPC: H01L29/792
- IPC: H01L29/792

Abstract:
A semiconductor structure and method to form the same. The semiconductor structure includes a substrate having a non-volatile charge trap memory device disposed on a first region and a logic device disposed on a second region. A charge trap dielectric stack may be formed subsequent to forming wells and channels of the logic device. HF pre-cleans and SC1 cleans may be avoided to improve the quality of a blocking layer of the non-volatile charge trap memory device. The blocking layer may be thermally reoxidized or nitridized during a thermal oxidation or nitridation of a logic MOS gate insulator layer to densify the blocking layer. A multi-layered liner may be utilized to first offset a source and drain implant in a high voltage logic device and also block silicidation of the nonvolatile charge trap memory device.
Public/Granted literature
- US20080293207A1 INTEGRATION OF NON-VOLATILE CHARGE TRAP MEMORY DEVICES AND LOGIC CMOS DEVICES Public/Granted day:2008-11-27
Information query
IPC分类: