- 专利标题: Integration of non-volatile charge trap memory devices and logic CMOS devices
-
申请号: US12125864申请日: 2008-05-22
-
公开(公告)号: US08093128B2公开(公告)日: 2012-01-10
- 发明人: William W. C. Koutny, Jr. , Sam Geha , Igor Kouznetsov , Krishnaswamy Ramkumar , Fredrick B. Jenne , Sagy Levy , Ravindra Kapre , Jeremy Warren
- 申请人: William W. C. Koutny, Jr. , Sam Geha , Igor Kouznetsov , Krishnaswamy Ramkumar , Fredrick B. Jenne , Sagy Levy , Ravindra Kapre , Jeremy Warren
- 申请人地址: US CA San Jose
- 专利权人: Cypress Semiconductor Corporation
- 当前专利权人: Cypress Semiconductor Corporation
- 当前专利权人地址: US CA San Jose
- 主分类号: H01L29/792
- IPC分类号: H01L29/792
摘要:
A semiconductor structure and method to form the same. The semiconductor structure includes a substrate having a non-volatile charge trap memory device disposed on a first region and a logic device disposed on a second region. A charge trap dielectric stack may be formed subsequent to forming wells and channels of the logic device. HF pre-cleans and SC1 cleans may be avoided to improve the quality of a blocking layer of the non-volatile charge trap memory device. The blocking layer may be thermally reoxidized or nitridized during a thermal oxidation or nitridation of a logic MOS gate insulator layer to densify the blocking layer. A multi-layered liner may be utilized to first offset a source and drain implant in a high voltage logic device and also block silicidation of the nonvolatile charge trap memory device.
公开/授权文献
信息查询
IPC分类: