发明授权
- 专利标题: Temporal alignment of data unit groups in a switch
- 专利标题(中): 交换机中数据单元组的时间对齐
-
申请号: US12731948申请日: 2010-03-25
-
公开(公告)号: US08300479B2公开(公告)日: 2012-10-30
- 发明人: Chung Kuang Chin , Edward E. Sprague , Prasad Paranjape , Swaroop Raghunatha , Venkat Talapaneni
- 申请人: Chung Kuang Chin , Edward E. Sprague , Prasad Paranjape , Swaroop Raghunatha , Venkat Talapaneni
- 申请人地址: US CA Sunnyvale
- 专利权人: Infinera Corporation
- 当前专利权人: Infinera Corporation
- 当前专利权人地址: US CA Sunnyvale
- 代理商 David L. Soltz
- 主分类号: G11C7/00
- IPC分类号: G11C7/00 ; G11C8/00
摘要:
Consistent with the present disclosure, a plurality of FIFO buffers, for example, are provided in a switch, which also includes a switch fabric. Each of the plurality of FIFOs is pre-filled with data for a duration based on a skew or time difference between the time that a data unit group is supplied to its corresponding FIFO and a reference time. The reference time is the time, for example, after a delay period has lapsed following the leading edge of a synch signal, the timing of which is a known system parameter and is used to trigger switching in the switch fabric. Typically, the delay period may be equal to the latency (often, another known system parameter) or length of time required for the data unit to propagate from an input circuit, such as a line card of the switch or another switch, to the FIFO that receives the data unit. At the reference time, temporally aligned data unit groups may be read or output from each FIFO and supplied to the switch fabric. Since the timing of the output from the FIFOs is based on known system parameters, instead of the actual arrival of the slowest data unit group at its corresponding FIFO, time aligned data unit groups may be output regardless of whether the slowest data unit group is available.
公开/授权文献
- US20110235438A1 TEMPORAL ALIGNMENT OF DATA UNIT GROUPS IN A SWITCH 公开/授权日:2011-09-29
信息查询