Invention Grant
- Patent Title: Variable precision floating point multiply-add circuit
- Patent Title (中): 可变精度浮点加法电路
-
Application No.: US13730390Application Date: 2012-12-28
-
Publication No.: US09104474B2Publication Date: 2015-08-11
- Inventor: Himanshu Kaul , Mark A. Anders , Sanu K. Mathew , Ram K. Krishnamurthy , William C. Hasenplaugh , Randy L. Allmon , Jonathan Enoch
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Kenyon & Kenyon LLP
- Main IPC: G06F7/487
- IPC: G06F7/487 ; G06F7/483 ; G06F7/544

Abstract:
Embodiments of the present invention may provide methods and circuits for energy efficient floating point multiply and/or add operations. A variable precision floating point circuit may determine the certainty of the result of a multiply-add floating point calculation in parallel with the floating-point calculation. The variable precision floating point circuit may use the certainty of the inputs in combination with information from the computation, such as, binary digits that cancel, normalization shifts, and rounding, to perform a calculation of the certainty of the result. A floating point multiplication circuit may determine whether a lowest portion of a multiplication result could affect the final result and may induce a replay of the multiplication operation when it is determined that the result could affect the final result.
Public/Granted literature
- US20140188968A1 VARIABLE PRECISION FLOATING POINT MULTIPLY-ADD CIRCUIT Public/Granted day:2014-07-03
Information query