Invention Grant
- Patent Title: Semiconductor device including memory cell array and power supply region
- Patent Title (中): 半导体器件包括存储单元阵列和电源区
-
Application No.: US14579898Application Date: 2014-12-22
-
Publication No.: US09196622B2Publication Date: 2015-11-24
- Inventor: Masao Morimoto , Noriaki Maeda , Yasuhisa Shimazaki
- Applicant: Renesas Electronics Corporation
- Applicant Address: JP Tokyo
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Tokyo
- Agency: Miles & Stockbridge P.C.
- Priority: JP2011-162953 20110726
- Main IPC: H01L27/11
- IPC: H01L27/11 ; H01L27/02 ; G11C11/412 ; G06F17/50

Abstract:
A semiconductor device having an SRAM which includes: a monolithic first active region in which a first transistor and a fifth transistor are disposed; a second active region separated from the first active region, in which a second transistor is disposed; a monolithic third active region in which a third transistor and a sixth transistor are disposed; and a fourth active region separated from the third active region, in which a fourth transistor is disposed. Each driver transistor is divided into a first transistor and a second transistor (or a third transistor and a fourth transistor) and these driver transistors are disposed over different active regions.
Public/Granted literature
- US20150102421A1 Semiconductor Device Public/Granted day:2015-04-16
Information query
IPC分类: