Invention Grant
- Patent Title: Wafer scale packaging platform for transceivers
- Patent Title (中): 收发器晶圆级封装平台
-
Application No.: US14276566Application Date: 2014-05-13
-
Publication No.: US09343450B2Publication Date: 2016-05-17
- Inventor: Kalpendu Shastri , Vipulkumar Patel , Mark Webster , Prakash Gothoskar , Ravinder Kachru , Soham Pathak , Rao V. Yelamarty , Thomas Daugherty , Bipin Dama , Kaushik Patel , Kishor Desai
- Applicant: Cisco Technology, Inc.
- Applicant Address: US CA San Jose
- Assignee: CISCO TECHNOLOGY, INC.
- Current Assignee: CISCO TECHNOLOGY, INC.
- Current Assignee Address: US CA San Jose
- Agency: Patterson + Sheridan, LLP
- Main IPC: H01L21/00
- IPC: H01L21/00 ; H01L25/00 ; G02B6/42 ; H01L25/16

Abstract:
A wafer scale implementation of an opto-electronic transceiver assembly process utilizes a silicon wafer as an optical reference plane and platform upon which all necessary optical and electronic components are simultaneously assembled for a plurality of separate transceiver modules. In particular, a silicon wafer is utilized as a “platform” (interposer) upon which all of the components for a multiple number of transceiver modules are mounted or integrated, with the top surface of the silicon interposer used as a reference plane for defining the optical signal path between separate optical components. Indeed, by using a single silicon wafer as the platform for a large number of separate transceiver modules, one is able to use a wafer scale assembly process, as well as optical alignment and testing of these modules.
Public/Granted literature
- US20140248723A1 WAFER SCALE PACKAGING PLATFORM FOR TRANSCEIVERS Public/Granted day:2014-09-04
Information query
IPC分类: