Invention Grant
US09368215B2 Method for biasing an embedded source plane of a non-volatile memory having vertical select gates
有权
用于偏置具有垂直选择门的非易失性存储器的嵌入式源平面的方法
- Patent Title: Method for biasing an embedded source plane of a non-volatile memory having vertical select gates
- Patent Title (中): 用于偏置具有垂直选择门的非易失性存储器的嵌入式源平面的方法
-
Application No.: US14810283Application Date: 2015-07-27
-
Publication No.: US09368215B2Publication Date: 2016-06-14
- Inventor: Francesco La Rosa , Stephan Niel , Arnaud Regnier
- Applicant: STMicroelectronics (Rousset) SAS
- Applicant Address: FR Rousset
- Assignee: STMicroelectronics (Rousset) SAS
- Current Assignee: STMicroelectronics (Rousset) SAS
- Current Assignee Address: FR Rousset
- Agency: Seed IP Law Group PLLC
- Priority: FR1458431 20140909
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/04 ; G11C16/10 ; G11C16/26 ; G11C16/24

Abstract:
A method controls a memory that includes twin memory cells formed in a semiconductor substrate. Each memory cell includes a floating-gate transistor including a state control gate, in series with a select transistor that includes a vertical select control gate, common to the twin memory cells, and a source connected to an embedded source line, common to the memory cells. The drains of the floating-gate transistors of the twin memory cells are connected to a same bit line. The method includes controlling a memory cell so as to turn it on to couple the source line to a bit line coupled to the ground, during a step of programming or reading another memory cell.
Public/Granted literature
- US20160071598A1 METHOD FOR BIASING AN EMBEDDED SOURCE PLANE OF A NON-VOLATILE MEMORY HAVING VERTICAL SELECT GATES Public/Granted day:2016-03-10
Information query